Dummy TSV-Based Timing Optimization for 3D On-Chip Memory

dc.contributor.authorPourbakhsh, Seyed Alireza
dc.date.accessioned2018-12-16T17:01:59Z
dc.date.available2018-12-16T17:01:59Z
dc.date.issued2016en_US
dc.description.abstractDesign and fabrication of three-dimensional (3D) ICs is one the newest and hottest trends in semiconductor manufacturing industry. In 3D ICs, multiple 2D silicon dies are stacked vertically, and through silicon vias (TSVs) are used to transfer power and signals between different dies. The electrical characteristic of TSVs can be modeled with equivalent circuits consisted of passive elements. In this thesis, we use “dummy” TSVs as electrical delay units in 3D SRAMs. Our results prove that dummy TSVs based delay units are as effective as conventional delay cells in performance, increase the operational frequency of SRAM up to 110%, reduce the usage of silicon area up to 88%, induce negligible power overhead, and improve robustness against voltage supply variation and fluctuation.en_US
dc.identifier.orcid0000-0002-5045-9720
dc.identifier.urihttps://hdl.handle.net/10365/29093
dc.publisherNorth Dakota State Universityen_US
dc.rightsNDSU Policy 190.6.2
dc.rights.urihttps://www.ndsu.edu/fileadmin/policy/190.pdf
dc.subject.lcshThree-dimensional integrated circuits.en_US
dc.titleDummy TSV-Based Timing Optimization for 3D On-Chip Memoryen_US
dc.typeThesisen_US
ndsu.advisorWang, Jinhui
ndsu.collegeEngineeringen_US
ndsu.degreeMaster of Science (MS)en_US
ndsu.departmentElectrical and Computer Engineeringen_US
ndsu.programElectrical and Computer Engineeringen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Pourbakhsh_ndsu_0157N_11519.pdf
Size:
2.32 MB
Format:
Adobe Portable Document Format
Description:
Dummy TSV-Based Timing Optimization for 3D On-Chip Memory

License bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.63 KB
Format:
Item-specific license agreed to upon submission
Description: