Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits
dc.contributor.author | Sakib, Ashiq Adnan | |
dc.date.accessioned | 2019-07-05T20:44:17Z | |
dc.date.available | 2019-07-05T20:44:17Z | |
dc.date.issued | 2019 | en_US |
dc.description.abstract | Pre-Charge Half Buffers (PCHB) and NULL convention Logic (NCL) are two major commercially successful Quasi-Delay Insensitive (QDI) asynchronous paradigms, which are known for their low-power performance and inherent robustness. In industry, QDI circuits are synthesized from their synchronous counterparts using custom synthesis tools. Validation of the synthesized QDI implementation is a critical design prerequisite before fabrication. At present, validation schemes are mostly extensive simulation based that are good enough to detect shallow bugs, but may fail to detect corner-case bugs. Hence, development of formal verification methods for QDI circuits have been long desired. The very few formal verification methods that exist in the related field have major limiting factors. This dissertation presents different formal verification methodologies applicable to PCHB and NCL circuits, and aims at addressing the limitations of previous verification approaches. The developed methodologies can guarantee both safety (full functional correctness) and liveness (absence of deadlock), and are demonstrated using several increasingly larger sequential and combinational PCHB and NCL circuits, along with various ISCAS benchmarks. | en_US |
dc.description.sponsorship | National Science Foundation (Grant No. CCF-1717420) | en_US |
dc.identifier.orcid | 0000-0001-7985-2449 | |
dc.identifier.uri | https://hdl.handle.net/10365/29896 | |
dc.publisher | North Dakota State University | en_US |
dc.subject | asynchronous design | en_US |
dc.subject | equivalence verification | en_US |
dc.subject | formal verification | en_US |
dc.subject | null convention logic | en_US |
dc.subject | pre-charge half buffers | en_US |
dc.subject | quasi delay insensitive | en_US |
dc.title | Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits | en_US |
dc.type | Dissertation | en_US |
dc.type | Video | en_US |
ndsu.advisor | Smith, Scott C. | |
ndsu.college | Engineering | en_US |
ndsu.degree | Doctor of Philosophy (PhD) | en_US |
ndsu.department | Electrical and Computer Engineering | en_US |
ndsu.program | Electrical and Computer Engineering | en_US |
Files
Original bundle
1 - 2 of 2
No Thumbnail Available
- Name:
- Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits.pdf
- Size:
- 1.65 MB
- Format:
- Adobe Portable Document Format
- Description:
- Formal Modeling and Verification Methodologies for Quasi-Delay Insensitive Asynchronous Circuits